Hierarchical Fault Compatibility Identification for Test Generation with a Small Number of Specified Bits

  • Authors:
  • Stelios Neophytou;Maria K. Michael

  • Affiliations:
  • University of Cyprus;University of Cyprus

  • Venue:
  • DFT '07 Proceedings of the 22nd IEEE International Symposium on Defect and Fault-Tolerance in VLSI Systems
  • Year:
  • 2007

Quantified Score

Hi-index 0.00

Visualization

Abstract

Identification of bits that do not necessarily have to be specified in a test set can be beneficial to a number of applications, including low power test, test set encoding and embedding, and test set enriching with n-detect or other fault types properties. This work presents a new method for generating tests containing only a small number of specified bits, while keeping the number of total tests small. The method relies on finding a large number of faults that can be detected by a single test (compatible faults) with a small number of specified bits. Both the total number of specified bits in the test set as well as the number of specified bits per test are minimized. The obtained experimental results show that the proposed methodology can generate compact test sets with an average of 60% of unspecified bits, outperforming existing methods that consider this problem.