Power Estimation of Time Variant SoCs with TAPES

  • Authors:
  • Andreas Lankes;Thomas Wild;Johannes Zeppenfeld

  • Affiliations:
  • Institute for Integrated Systems, Technische Universität München;Institute for Integrated Systems, Technische Universität München;Institute for Integrated Systems, Technische Universität München

  • Venue:
  • DSD '07 Proceedings of the 10th Euromicro Conference on Digital System Design Architectures, Methods and Tools
  • Year:
  • 2007

Quantified Score

Hi-index 0.00

Visualization

Abstract

During the design process of modern SoCs (systems on chip), design tools and methods are required for the exploration of promising solutions. Evaluation criteria in this process are performance and often also power consumption. The design space is expanded by a trend towards time variant SoCs, which adapt their behaviour at run time to improve reliability or power consumption. This paper presents an extension to the TAPES system simulator in order to enable not only the exploration of architectures but also the investigation of power minimization strategies. The usefulness of the simulator is demonstrated in an architecture exploration of a network processor.