Future challenges of flash memory technologies

  • Authors:
  • Chih-Yuan Lu;Kuang-Yeu Hsieh;Rich Liu

  • Affiliations:
  • Macronix International Co., Inc., 16 Li-Hsin Road, Hsinchu Science Park, Hsinchu, Taiwan, ROC;Macronix International Co., Inc., 16 Li-Hsin Road, Hsinchu Science Park, Hsinchu, Taiwan, ROC;Macronix International Co., Inc., 16 Li-Hsin Road, Hsinchu Science Park, Hsinchu, Taiwan, ROC

  • Venue:
  • Microelectronic Engineering
  • Year:
  • 2009

Quantified Score

Hi-index 2.88

Visualization

Abstract

Flash memory application has seen explosive growth in recent years and this trend is likely to continue because new and more demanding applications are constantly added partly due to the need for low power solid-state storage and partly due to rapidly declining prices. Conventional floating gate flash memories, no matter in NOR or NAND architecture, however, face steep challenges. For NOR flash, the junction breakdown and short channel effects have essentially squeezed out the device design space below 45nm node. For NAND flash, the tight spacing, floating gate interference and the need for sufficient gate control (gate coupling ratio) have also ruled out the continuation of the conventional floating gate device below approximately 32nm node. Charge trapping devices, exploiting high-K inter-poly dielectric (IPD) or by innovative tunneling barrier engineering, are proposed to continue scaling flash memories. Eventually, when too few electrons are stored and the logic level retention becomes smeared by statistical fluctuation over the life time of the device, 3-D layering of devices may provide the ultimate solution.