Performance modeling of a network processor data path using queuing systems

  • Authors:
  • Manivannan Kolendavelu;Satish Polisetti;Raimar Thudt

  • Affiliations:
  • Wireline Communications Department, Infineon Technologies Pvt. Ltd., Bangalore, India;Wireline Communications Department, Infineon Technologies Pvt. Ltd., Bangalore, India;Wireline Communications Department, Infineon Technologies AG, Munich, Germany

  • Venue:
  • COMSNETS'09 Proceedings of the First international conference on COMmunication Systems And NETworks
  • Year:
  • 2009

Quantified Score

Hi-index 0.01

Visualization

Abstract

Requirement of Performance Modeling during the early SoC design stages becomes increasingly important to take major system level decisions relating to hardware resources, mapping of functionality onto computing modules and selection of scheduling algorithms which affects the design significantly. In this work, we make use of Queuing Systems to model the Data Path of Network Processors to decide on the Internal and External memory requirements of an ASIC or Soc. We propose a framework developed using System-C, which can be used for Performance Modeling & Simulations of Network Processing Engines. The real time internet traffic patterns seen across US and Japan are used to stimulate our performance model. We also demonstrate how the packet length distribution across US and Japan demands different memory requirements in the architecture of the Network Processor. Leveraging on real time internet traces unlike simulating using Standard Internet MIX approximations, our methodology has an additional advantage of optimizing the SoC architectures based on the region it is being targeted. This results in an optimized architecture which saves the chip area, chip cost, data processing times and memory size requirements without compromising on the throughput requirements.