Transmitting TLM transactions over analogue wire models

  • Authors:
  • Stephan Schulz;Jörg Becker;Thomas Uhle;Karsten Einwich;Sören Sonntag

  • Affiliations:
  • Design Automation Division, Dresden, Germany;Design Automation Division, Dresden, Germany;Design Automation Division, Dresden, Germany;Design Automation Division, Dresden, Germany;Design Platforms & Services, Neubiberg, Germany

  • Venue:
  • Proceedings of the Conference on Design, Automation and Test in Europe
  • Year:
  • 2010

Quantified Score

Hi-index 0.00

Visualization

Abstract

Nowadays digital systems have very high switching frequencies. Hence analogue effects can have a serious impact on data transmissions of connected modules in System-on-Chip (SoC) designs. The implications include attenuation, delay, and others which have to be considered as important effects. However, analogue technology models comprise too many details to be usable at system level as the simulation time would be far to high compared to traditional Transaction Level Modelling (TLM) models. In this paper we illustrate different aspects of using analogue line models as a transmission method for transactions between TLM models. This includes the introduction of analogue signal paths for TLM models and how to avoid the simulation time penalty of analogue technology models. We show how we can even use this approach to apply analogue effects to electronic system level (ESL) performance evaluations by further reducing the amount of details of the analogue effects.