Comprehensive Generation of Hierarchical Placement Rules for Analog Integrated Circuits

  • Authors:
  • M. Eick;M. Strasser;Kun Lu;U. Schlichtmann;H. E. Graeb

  • Affiliations:
  • Inst. for Electron. Design Autom., Tech. Univ. Munchen, Munich, Germany;-;-;-;-

  • Venue:
  • IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems
  • Year:
  • 2011

Quantified Score

Hi-index 0.03

Visualization

Abstract

This paper presents a new method to automatically generate hierarchical placement rules, which are crucial for a successful analog placement. The method is based on a novel symmetry computation method, introducing the structural signal flow graph. Five types of proximity, matching and symmetry constraints are determined. According to the priority of the constraint types, a constraint requirement graph and a hierarchical partitioning of the circuit into matching, proximity and symmetry groups is then automatically computed. Based on experimental results with a state-of-the-art placement tool, we show that the new approach generates more placement rules and can lead to better circuit performance and parametric yield according to post-layout simulation.