Putting routing tables in silicon

  • Authors:
  • T. -B. Pei;C. Zukowski

  • Affiliations:
  • Dept. of Electr. Eng., Columbia Univ., New York, NY;-

  • Venue:
  • IEEE Network: The Magazine of Global Internetworking
  • Year:
  • 1992

Quantified Score

Hi-index 0.00

Visualization

Abstract

Moving routing tables from RAM to custom or semicustom VLSI can lower cost and boost performance. The routing table problem is presented by discussing the available architectures and how they are related. It is shown that simple table lookup is just a special case of the standard trie structure and that the use of partitioning combined with the trie structure provides a continuum that can lead to a CAM implementation at one extreme. The high-level tradeoffs in the choice of various parameters for the trie are estimated. A careful choice of word size can balance the requirements for speed with the costs of area. Also considered are the costs and benefits of splitting the table into a number of tries, which are searched simultaneously. VLSI implementations are outlined, and the costs are compared. General CAM structures are not needed for the routing table application, and custom CAMs can be very efficient. Tries, however, can be competitive in many cases, due to the resources available for building conventional memories