Concurrent Error Detection and Fault Location in a Fast ATM Switch

  • Authors:
  • Yoon-Hwa Choi;Pong-Gyou Lee

  • Affiliations:
  • -;-

  • Venue:
  • ATS '96 Proceedings of the 5th Asian Test Symposium
  • Year:
  • 1996

Quantified Score

Hi-index 0.00

Visualization

Abstract

In this paper, we present a concurrent error detection and fault location technique for a fast ATM switch. The switch architecture has multiple data and control planes, each of which has an identical banyan topology. Cell headers are routed via the control planes to reserve their routing paths on the data planes. Multiplicity of data planes for enhancing performance is utilized to detect errors and locate faults during normal operation. An efficient algorithm is developed to locate faulty links or switching elements while normal switching operations are being performed. The identified faulty data planes can also be made usable for cell transmission.