A Four-Terabit Single-Stage Packet Switch with Large Round-Trip Time Support

  • Authors:
  • F. Abel;C. Minkenberg;R. P. Luijten;M. Gusat;I. Iliadis

  • Affiliations:
  • -;-;-;-;-

  • Venue:
  • HOTI '02 Proceedings of the 10th Symposium on High Performance Interconnects HOT Interconnects
  • Year:
  • 2002

Quantified Score

Hi-index 0.00

Visualization

Abstract

We present the architecture and practical VLSI implementation of a 4-Tb/s single-stage switch. It is based on a combined input- and crosspoint-queued structure with virtual output queuing at the ingress, which has the scalability of input-buffered switches and the performance of output-buffered switches. Our system handles the large fabric-internal transmission latency that results from packaging up to 256 line cards into multiple racks. We provide the justification for selecting this architecture and compare it with other current solutions. With an ASIC implementation, we show that a single-stage multi-terabit buffered crossbar approach is viable today.