Energy Conservation in Sensor Networks through Selective Node Activation
WOWMOM '06 Proceedings of the 2006 International Symposium on on World of Wireless, Mobile and Multimedia Networks
Hi-index | 0.00 |
A new voltage-mode comparator circuit for use in CMOS multiple-valued logic circuits is introduced.Existing comparator circuits for this application use static current or clocking and thus consume static power or clocking power.In order to reduce these power requirements, we have examined static circuit designs that eliminate DC current paths when the inputs and outputs are at logical values.Elimination of DC current paths requires increased circuit complexity, layout area, and signal delay.This paper proposes comparator circuits that use static logic circuits and thus require no static current and no static (DC) power.HSPICE simulations of these circuits using model parameter values for a 0.35-?m n-well CMOS technology and a 3.3-volt power supply show that each of these comparator circuits consumes static power on the order of nWs.Simulations with the model parameter values for the thick-oxide (5-volt) option of the 0.35-?m technology and for a 1.2-?m (5-volt) CMOS technology are also presented.These power levels are consistent with those of standard binary CMOS logic circuits in the same technologies.