Systematic stability-analysis method for analog circuits

  • Authors:
  • Gerd Vandersteen;Stephane Bronckers;Petr Dobrovolny;Yves Rolain

  • Affiliations:
  • Vrije Universiteit Brussel, Pleinlaan, Brussels, Belgium;Vrije Universiteit Brussel, Pleinlaan, Brussels, Belgium;IMEC vzw., Kapeldreef, Leuven, Belgium;Vrije Universiteit Brussel, Pleinlaan, Brussels, Belgium

  • Venue:
  • Proceedings of the conference on Design, automation and test in Europe: Proceedings
  • Year:
  • 2006

Quantified Score

Hi-index 0.00

Visualization

Abstract

Analyzing the stability of an analog circuit is an important part of the circuit design. Several commercial simulators are equipped with special stability analysis techniques. Problems arise when your design kit does not support such simulator. Another issue is when the designer wants to get insight into the sources of the instability to propose a stabilization. This can be done through analyzing the open-loop or the closed-loop transfer function of the circuit.The aim of this paper is to propose an automated analysis method which identifies the nodes to be considered for stabilization. The method does not need to break feedback loops or to manipulate netlists. It only uses AC simulations and does not require the full modified nodal equations. The method is illustrated on 3 design examples: a Voltage Controlled Oscillator (VCO), a reference bias circuit and the common-mode feedback network in a gm-C filter.