Delta-sigma (ΔΣ) frequency synthesizers for wireless applications

  • Authors:
  • Bertan Bakkaloglu;Sayfe Kiaei;Bikram Chaudhuri

  • Affiliations:
  • Broadband Communications Group, Texas Instruments, Inc., Dallas TX, USA;Connection One Research Centre, Arizona State University, Tempe, AZ-85281, USA;Connection One Research Centre, Arizona State University, Tempe, AZ-85281, USA

  • Venue:
  • Computer Standards & Interfaces
  • Year:
  • 2007

Quantified Score

Hi-index 0.00

Visualization

Abstract

This paper describes the state-of-the-art design approaches to delta-sigma (@D@S) frequency synthesizers for wireless transceiver applications. Various synthesizer architectures, including the integer and fractional-N synthesizers, and frequency-to-digital converters (FDC) based digital frequency synthesizers are described. Design specifications for several loop parameters such as noise shaper order in the feedback modulator, loop filter bandwidth, VCO phase noise are based on modulation accuracy and frequency resolution specifications. Advantages of digital loop filter based @D@S frequency synthesizers are analyzed.