Design and implementation of HDTV encoder system with parallel processing architecture

  • Authors:
  • Hongkai Xiong;Songyu Yu;Wei Ye

  • Affiliations:
  • Inst. of Image Commun. & Inf. Process., Shanghai Jiao Tong Univ., China;Inst. of Image Commun. & Inf. Process., Shanghai Jiao Tong Univ., China;Inst. of Image Commun. & Inf. Process., Shanghai Jiao Tong Univ., China

  • Venue:
  • ICCS '02 Proceedings of the The 8th International Conference on Communication Systems - Volume 02
  • Year:
  • 2002

Quantified Score

Hi-index 0.00

Visualization

Abstract

This paper presents a design procedure for an HDTV encoder with parallel processing architecture, which could get out the dilemma lying in high-speed digital processing circuitry and real-time compression. In the proposed system, an original HDTV picture is split to multiple sub-pictures of MPEG-2 MP@ML level, and then multiple sub-picture encoding modules (SEM) perform, respectively and simultaneously, MPEG-2 coding in the light of a joint rate control scheme. A normative HDTV PES stream of MPEG-2 MP@HL is built up by compositing multiple ES streams with different bit-rate. The paper hits the high points and supply appropriate implementation strategy during the propose design framework.