Choice of a high-level fault model for the optimization of validation test set reused for manufacturing test

  • Authors:
  • Yves Joannon;Vincent Beroulle;Chantal Robach;Smail Tedjini;Jean-Louis Carbonero

  • Affiliations:
  • Grenoble Institute of Technology (LCIS), Valence Cedex, France and STMicroelectronics, Crolles Cedex, France;Grenoble Institute of Technology (LCIS), Valence Cedex, France;Grenoble Institute of Technology (LCIS), Valence Cedex, France;Grenoble Institute of Technology (LCIS), Valence Cedex, France;STMicroelectronics, Crolles Cedex, France

  • Venue:
  • VLSI Design
  • Year:
  • 2008

Quantified Score

Hi-index 0.00

Visualization

Abstract

With the growing complexity of wireless systems on chip integrating hundreds-of-millions of transistors, electronic design methods need to be upgraded to reduce time-to-market. In this paper, the test benches defined for design validation or characterization of AMS & RF SoCs are optimized and reused for production testing. Although the original validation test set allows the verification of both design functionalities and performances, this test set is not well adapted to manufacturing test due to its high execution time and high test equipment costs requirement. The optimization of this validation test set is based on the evaluation of each test vector. This evaluation relies on high-level fault modeling and fault simulation. Hence, a fault model based on the variations of the parameters of high abstraction level descriptions and its related qualification metric are presented. The choice of functional or behavioral abstraction levels is discussed by comparing their impact on structural fault coverage. Experiments are performed on the receiver part of a WCDMA transceiver. Results show that for this SoC, using behavioral abstraction level is justified for the generation of manufacturing test benches.