Increasing Robustness of SAT-based Delay Test Generation Using Efficient Dynamic Learning Techniques

  • Authors:
  • Stephan Eggersglüβ;Rolf Drechsler

  • Affiliations:
  • -;-

  • Venue:
  • ETS '09 Proceedings of the 2009 European Test Symposium
  • Year:
  • 2009

Quantified Score

Hi-index 0.00

Visualization

Abstract

Due to the increased speed in modern designs, testing for delay faults has become an important issue in the post-production test of manufactured chips. A high fault coverage is needed to guarantee the correct temporal behavior. Today's ATPG algorithms have difficulties to reach the desired fault coverage due to the high complexity of modern designs. In this paper, we describe how to efficiently integrate the reuse of learned information into state-of-the-art SAT-based ATPG algorithms and, by this, reduce the number of unclassified faults significantly. For further reduction, a post-classification phase is presented. Experimental results for ATPG for delay faults on large industrial circuits show the robustness and feasibility of the approach.