Temperature-Aware SoC Test Scheduling Considering Inter-Chip Process Variation

  • Authors:
  • Nima Aghaee;Zhiyuan He;Zebo Peng;Petru Eles

  • Affiliations:
  • -;-;-;-

  • Venue:
  • ATS '10 Proceedings of the 2010 19th IEEE Asian Test Symposium
  • Year:
  • 2010

Quantified Score

Hi-index 0.00

Visualization

Abstract

Systems on Chip implemented with deep sub micron technologies suffer from two undesirable effects, high power density, thus high temperature, and high process variation, which must be addressed in the test process. This paper presents two temperature-aware scheduling approaches to maximize the test throughput in the presence of inter-chip process variation. The first approach, an off-line technique, improves the test throughput by extending the traditional scheduling method. The second approach, a hybrid one, improves further the test throughput with a chip classification scheme at test time based on the reading of a temperature sensor. Experimental results have demonstrated the efficiency of the proposed methods.