Simulation of parasitic interconnect capacitance for present and future ICs

  • Authors:
  • Grzegorz Tosik;Zbigniew Lisik;Malgorzata Langer;Janusz Wozny

  • Affiliations:
  • Institute of Electronics, Technical University of Łódź, Lodz;Institute of Electronics, Technical University of Łódź, Lodz;Institute of Electronics, Technical University of Łódź, Lodz;Institute of Electronics, Technical University of Łódź, Lodz

  • Venue:
  • ICCS'05 Proceedings of the 5th international conference on Computational Science - Volume Part I
  • Year:
  • 2005

Quantified Score

Hi-index 0.00

Visualization

Abstract

The performance of modern integrated circuits is often determined by interconnect wiring requirements. Moreover, continuous scaling of VLSI circuits leads to an increase in the influence of interconnects on system performance. It is desired therefore, to calculate accurately its parasitic components, particularly wiring capacitance. In order to recognize which one from the most popular empirical approaches gives the evaluation of the total capacitance that suits to the real capacitance of the interconnect line, the numerical simulations based on the numerical solving of Maxwell equations have been employed.