Exploiting structural redundancy of SIMD accelerators for their built-in self-testing/diagnosis and reconfiguration

  • Authors:
  • A. Strano;D. Bertozzi;A. Grasset;S. Yehia

  • Affiliations:
  • Univ. of Ferrara, Ferrara, Italy;Univ. of Ferrara, Ferrara, Italy;Thales Res. & Technol., Palaiseau, France;Thales Res. & Technol., Palaiseau, France

  • Venue:
  • ASAP '11 Proceedings of the ASAP 2011 - 22nd IEEE International Conference on Application-specific Systems, Architectures and Processors
  • Year:
  • 2011

Quantified Score

Hi-index 0.00

Visualization

Abstract

Process scaling has given designers billions of transistors to work with. As feature sizes near the atomic scale, extensive variation and wear-out inevitably make margining uneconomical or impossible. In this context, new design approaches are required. The inherent regularity and redundancy of SIMD architectures make them suitable to address the challenges posed by new semiconductor technologies at the architecture level. This paper proposes a built-in self-test/self-diagnosis procedure for a SIMD processor. Concurrent BIST operations are carried out after reset at each PE, thus resulting in scalable test application time with processor size. The key principle consists of exploiting the inherent structural redundancy of the SIMD architecture in a cooperative way, thus strongly reducing the testing framework latency and area overhead. Once the faults are detected, a reconfiguration technique is then proposed in order to preserve correct operation. Testing of single stuck-at faults is performed at-speed in 240 cycles regardless of the accelerator size, with a hardware overhead of less than 10%. Finally, the fault-tolerant tile integrating both BIST, reconfiguration logic and spare PE requires a 25% of total area overhead.