Memory efficient multi-rate regular LDPC decoder for CMMB

  • Authors:
  • So-Jin Lee;Joo-Yul Park;Ki-Seok Chung

  • Affiliations:
  • Hanyang University, Seoul, Korea;-;-

  • Venue:
  • IEEE Transactions on Consumer Electronics
  • Year:
  • 2009

Quantified Score

Hi-index 0.43

Visualization

Abstract

In this paper, we propose a memory efficient multi-rate Low Density Parity Check (LDPC) decoder for China Mobile Multimedia Broadcasting (CMMB). We find the best trade-off between the performance and the circuit area by designing a partially parallel decoder which is capable of passing multiple messages in parallel. By designing an efficient address generation unit (AGU) with an index matrix, we could reduce both the amount of memory requirement and the complexity of computation. The proposed regular LDPC decoder was designed in Verilog HDL and was synthesized by Synopsys驴 Design Compiler using Chartered 0.18 驴m CMOS cell library. The synthesized design has the gate size of 455 K (in NAND2). For the two code rates supported by CMMB, the rate-1/2 decoder has a throughput of 14.32 Mbps, and the rate-3/4 decoder has a throughput of 26.97 Mbps. Compared with a conventional LDPC for CMMB, our proposed design requires only 0.39% of the memory.