Implementing Sparc in ECL

  • Authors:
  • Emil W. Brown;Anant Agrawal;Trevor Creary;Michael F. Klein;Dave Murata;Joseph Petolino

  • Affiliations:
  • -;-;-;-;-;-

  • Venue:
  • IEEE Micro
  • Year:
  • 1990

Quantified Score

Hi-index 0.00

Visualization

Abstract

A joint development project that implemented Sun Microsystems' scalable processor architecture (Sparc) with Bipolar Integrated Technology's bipolar emitter-coupled logic (ECL) is described. The authors review both ECL technology and the features of BIT's ECL technique and discuss how board and cache considerations influenced the chip designs. Also discussed are the integer unit pipeline, system interface signals, and coprocessor interface. The chip set, now completed, performs at a level equal to large mainframe computers and approaches that of today's supercomputers.