Testing Digital Circuits with Constraints

  • Authors:
  • Ahmad A. Al-Yamani;Subhasish Mitra;Edward J. McCluskey

  • Affiliations:
  • -;-;-

  • Venue:
  • DFT '02 Proceedings of the 17th IEEE International Symposium on Defect and Fault-Tolerance in VLSI Systems
  • Year:
  • 2002

Quantified Score

Hi-index 0.00

Visualization

Abstract

Many digital circuits have constraints on the logic values a set of signal lines can have. In this paper, we present two new techniques for detecting the illegal combinations of logic values in digital circuits and two techniques for preventing them from damaging the circuit or corrupting the test results. The hardware overhead of our technique is minimal and imposes negligible delay overhead. Simulation results show that the area overhead of our techniques is less than 1%. Unlike previous techniques, the fault coverage of the legal test patterns in a given test set is not sacrificed with our techniques. Furthermore, our techniques are applicable during IC production test, BIST, board-level tests and system-level tests.