IDD Waveforms Analysis for Testing of Domino and Low Voltage Static CMOS Circuits

  • Authors:
  • Hendrawan Soeleman;Dinesh Somasekhar;Kaushik Roy

  • Affiliations:
  • -;-;-

  • Venue:
  • GLS '98 Proceedings of the Great Lakes Symposium on VLSI '98
  • Year:
  • 1998

Quantified Score

Hi-index 0.00

Visualization

Abstract

This paper describes a test method which relies on the actual observation of supply current (IDD) waveforms. The method can be used to supplement the standard IDDQ test method and it can be easily applied to dynamic and low VDD, low Vt CMOS circuits. The method allows us to detect faults which may not be detected by IDDQ test methods, and is sensitive enough to detect potential faults, which do not manifest themselves as functional errors. A simple built-in current sensor, which proves to be adequate in verifying the feasibility of using the IDD waveforms analysis is proposed to safely observe the current waveforms without significantly changing the waveforms.