Validation of PowerPC(tm) Custom Memories using Symbolic Simulation

  • Authors:
  • Narayanan Krishnamurthy;Andrew K. Martin;Magdy S. Abadir;Jacob A. Abraham

  • Affiliations:
  • -;-;-;-

  • Venue:
  • VTS '00 Proceedings of the 18th IEEE VLSI Test Symposium
  • Year:
  • 2000

Quantified Score

Hi-index 0.00

Visualization

Abstract

This paper describes the use of Symbolic Trajectory Evaluation (STE), a modified form of symbolic simulation, to verify the equivalence between RTL and transistor-level representations of on-chip custom memories for the latest PowerPC microprocessor. The validation of embedded memories and their associated control logic poses a special problem for traditional formal equivalence checking tools due to the inherently sequential and self-timed nature of the internal control logic and the large number of state-holding elements.The use of the VERSYS STE engine to validate these custom memories is illustrated. We present our array verification methodology, discuss some of the results of our approach, and outline plans for future development.