Testing High-Speed IO Links Using On-Die Circuitry

  • Authors:
  • Priya Iyer;Shailendra Jain;Bryan Casper;Jason Howard

  • Affiliations:
  • Intel Technology;Intel Technology;Intel Corporation;Intel Corporation

  • Venue:
  • VLSID '06 Proceedings of the 19th International Conference on VLSI Design held jointly with 5th International Conference on Embedded Systems Design
  • Year:
  • 2006

Quantified Score

Hi-index 0.00

Visualization

Abstract

This paper describes a novel technique to enable characterization of high-speed IO links and transceivers without the use of special external test equipment. The test circuit has been implemented in 7-metal90nm CMOS technology. A register file has been used to characterize a high-speed IO link by recording information such as the number of errors, the time of the error and to calibrate the transceiver circuit parameters. The testing approach uses the IEEE 1149.1 JTAG protocol to feed the control signals and to capture the status of key nodes in the transceivers. The high-speed register file operating at 625 MHz has been made seamlessly readable through the JTAG scan chain operating at a maximum of 80 MHz. The simulation results show that we can successfully test the system and capture the behavior of the transceiver and link.