Impact of Body Bias on Delay Fault Testing of Nanoscale CMOS Circuits

  • Authors:
  • Bipul C. Paul;Cassondra Neau;Kaushik Roy

  • Affiliations:
  • Purdue University;Purdue University;Purdue University

  • Venue:
  • ITC '04 Proceedings of the International Test Conference on International Test Conference
  • Year:
  • 2004

Quantified Score

Hi-index 0.00

Visualization

Abstract

A Body biasing technique has recently been proposed for microprocessors in sub-100 nm technology generations [10], [11]. It is shown that forward body bias (FBB) reduces the leakage power and suppresses the effect of process variation while reducing the complexity of dual Vth technology. In this paper, we study the effect of body bias on the delay fault testing of CMOS circuits. We analyze the impact of both fixed and adaptive body biasing techniques on test cost and the quality of test. Statistical analysis on several benchmark circuits shows that the adaptive body biasing design will have the most effective impact on delay fault by maintaining the test cost at its minimum under process variation while ensuring the test quality at its highest level.