Architecture and performance comparison of a statistic-based lottery arbiter for shared bus on chip

  • Authors:
  • Yan Zhang

  • Affiliations:
  • Harbin Institute of Technology, Shenzhen, Guangdong

  • Venue:
  • Proceedings of the 2005 Asia and South Pacific Design Automation Conference
  • Year:
  • 2005

Quantified Score

Hi-index 0.00

Visualization

Abstract

This paper presents a statistic-based priority strategy for dynamic priority arbiters and its application was investigated for the lottery arbiter. Two set MxM registers are proposed to record the arbitration history. The period of recording arbitration history is programmable. A randomized verification environment is used to do performance comparison for statistic-based and non-statistic-based arbiters, the results show that the performance is improved when different master's request pattern is changed dynamically due to different programs running at system on chip and especially when the grants of different master's requests are correlated.