Dynamic guiding of bounded property checking

  • Authors:
  • P. M. Peranandam;R. J. Weiss;J. Ruf;T. Kropf;W. Rosenstiel

  • Affiliations:
  • Dept. of Comput. Eng., Tubingen Univ., Germany;Dept. of Comput. Eng., Tubingen Univ., Germany;Dept. of Comput. Eng., Tubingen Univ., Germany;Dept. of Comput. Eng., Tubingen Univ., Germany;Dept. of Comput. Eng., Tubingen Univ., Germany

  • Venue:
  • HLDVT '04 Proceedings of the High-Level Design Validation and Test Workshop, 2004. Ninth IEEE International
  • Year:
  • 2004

Quantified Score

Hi-index 0.00

Visualization

Abstract

Current statistics attribute up to 75% of the overall design costs of digital hardware and embedded system development to the verification task. In recent years, the trend to augment functional with formal verification tries to alleviate this problem. Efficient property checking algorithms allow automatic verification of middle-sized designs nowadays. However, the steadily increasing design sizes still leave verification the major bottleneck, because formal methodologies do not yet scale to very large designs. In this paper we present the formal verification tool SymC based on forward state space traversal and so-called AR-automata for property checking, both internally represented with BDDs. Furthermore, we introduce a new methodology called dynamic guiding. This methodology best suits multimodule concurrent finite state machine (FSM) designs. The aim of guiding is to reduce the intermediate and final BDD size, which in turn makes this verification technique applicable to larger designs. Our approach exploits abstract information of the design in the form of regular expressions and effectively guides the symbolic traversal depending on the verified property.