Heterogeneous systems on chip and systems in package

  • Authors:
  • I. O'Connor;B. Courtois;K. Chakrabarty;N. Delorme;M. Hampton;J. Hartung

  • Affiliations:
  • Ecole Centrale de Lyon France;TIMA Laboratory, France;Duke University;CEA-LETI, France;Certess Inc.;Cadence Europe, Germany

  • Venue:
  • Proceedings of the conference on Design, automation and test in Europe
  • Year:
  • 2007

Quantified Score

Hi-index 0.00

Visualization

Abstract

This paper discusses several forms of heterogeneity in systems on chip and systems in package. A means to distinguish the various forms of heterogeneity is given, with an estimation of the maturity of design and modeling techniques with respect to various physical domains. Industry-level MEMS integration, and more prospective microfluidic biochip systems are considered at both technological and EDA levels. Finally, specific flows for signal abstraction heterogeneity in RF SiP and for functional co-verification are discussed.