A High linearity CMOS low noise amplifier for 3.66GHz applications using current-reused topology

  • Authors:
  • Habib Rastegar;Ahmad Hakimi

  • Affiliations:
  • Department of Electrical Engineering, Shahid Bahonar University, Kerman, Iran;Department of Electrical Engineering, Faculty of Engineering, Shahid Bahonar University, Kerman, Iran

  • Venue:
  • Microelectronics Journal
  • Year:
  • 2013

Quantified Score

Hi-index 0.00

Visualization

Abstract

A narrow band CMOS low noise amplifier (LNA) achieving high third-order input intercept point (IIP3) is proposed exploiting a non-linearity cancelation technique at RF frequency. In the modified derivative superposition (MDS) technique, one transistor is biased in the strong inversion region and the other is biased in the moderate inversion region instead of weak inversion region. A current-reused technique is employed to increase the trans-conductance (g"m) of the amplifier and as well as the gain of LNA without increasing the power consumption. The linear LNA was designed and simulated in 0.13@mm CMOS process. A gain of 14dB at 3.66GHz was exhibited and the simulated noise figure (NF) was 2dB. An IIP3 of 10.5dBm and a power consumption of 2.4mW from a 0.8V supply voltage were achieved. An input return loss (S"1"1) of -10.6dB and an output return loss (S"2"2) of -27dB were provided.