Pareto-Front Computation and Automatic Sizing of CPPLLs

  • Authors:
  • Jun Zou;Daniel Mueller;Helmut Graeb;Ulf Schlichtmann

  • Affiliations:
  • Techn. Univ. Muenchen, Germany;Techn. Univ. Muenchen, Germany;Techn. Univ. Muenchen, Germany;Techn. Univ. Muenchen, Germany

  • Venue:
  • ISQED '07 Proceedings of the 8th International Symposium on Quality Electronic Design
  • Year:
  • 2007

Quantified Score

Hi-index 0.00

Visualization

Abstract

A comprehensive performance space exploration on system level offers designers a fast way to get insight into the capability of the whole system for a given technology. We consider a charge-pump phase-locked loop (CPPLL) system. In this paper performance space exploration is applied not only to the building blocks but to the whole CPPLL system as well. The trade-offs in the performance of building blocks, e.g. gain, jitter and power in VCO, and the performance at system level, e.g. bandwidth, locking time and jitter, will be represented as Pareto-optimal fronts. A hierarchical optimization method is applied to a CPPLL. The sizing process satisfies different application requirements in a flexible manner and can be accomplished in some hours. Experimental results show the efficacy and efficiency of the presented method.