Testing the Logic Cells and Interconnect Resources for FPGAs

  • Authors:
  • Abderrahim Doumar;Hideo Ito

  • Affiliations:
  • -;-

  • Venue:
  • ATS '99 Proceedings of the 8th Asian Test Symposium
  • Year:
  • 1999

Quantified Score

Hi-index 0.00

Visualization

Abstract

This paper presents a new design for testing SRAM based field programmable gate arrays (FPGAs). The new proposed method is able to test both the configurable logic blocks (CLBs) and the interconnection networks. The proposed design is consisting on a slightly modifying the original SRAM part in FPGA so that it will allow the configuration data to be looped on a chip and then the test becomes easier. This method requires a very short test time comparing to the previous works. Moreover the off-chip memory used in the storage of the configurations data is considerably reduced. The application of this method on XC4000 family and ORCA shows that (relatively to that required by the previous works) the test time can be reduced by 87.2% and the required off-chip memory can be reduced by 88.6%.