Integrating functional and power simulation in embedded systems design

  • Authors:
  • José L. Ayala;Marisa López-Vallejo

  • Affiliations:
  • Departamento de Ingeniería Electrónica, E.T.S.I.Telecomunicación, Universidad Politécnica de Madrid, 28040 Madrid, Spain (Corresponding author. E-mail: jayala@die.upm.es);Departamento de Ingeniería Electrónica, E.T.S.I.Telecomunicación, Universidad Politécnica de Madrid, 28040 Madrid, Spain

  • Venue:
  • Journal of Embedded Computing - Low-power Embedded Systems
  • Year:
  • 2005

Quantified Score

Hi-index 0.00

Visualization

Abstract

This paper presents the design and use of INCAPE (INtegrated Cache Analysis and Power Estimation). The proposed tool integrates an extended analytical model for power estimation in caches within a retargetable cross-design environment. INCAPE has been used to perform experimental design space exploration and analysis of the main factors that strongly impact on the power dissipation of the cache hierarchy. The obtained results validate the usefulness of the proposed methodology and allow the designer to efficiently design the cache hierarchy when low power constraints are involved.