The design and optimization of SOC test solutions

  • Authors:
  • Erik Larsson;Zebo Peng;Gunnar Carlsson

  • Affiliations:
  • Linköpings Universitet, Sweden;Linköpings Universitet, Sweden;CadLab Research Center, Ericsson

  • Venue:
  • Proceedings of the 2001 IEEE/ACM international conference on Computer-aided design
  • Year:
  • 2001

Quantified Score

Hi-index 0.00

Visualization

Abstract

We propose an integrated technique for extensive optimization of the final test solution for System-on-Chip using Simulated Annealing. The produced results from the technique are a minimized test schedule fulfilling test conflicts under test power constraints and an optimized design of the test access mechanism. We have implemented the proposed algorithm and performed experiments with several benchmarks and industrial designs to show the usefulness and efficiency of our technique.